Ana gezinime geç Aramaya geç Ana içeriğe geç

Quantifying and reducing the effects of wrong-path memory references in cache-coherent multiprocessor systems

  • Resit Sendag*
  • , Ayse Yilmazer
  • , Joshua J. Yi
  • , Augustus K. Uht
  • *Bu çalışma için yazışmadan sorumlu yazar
  • University of Rhode Island’s College of Engineering
  • Freescale Semiconductor

Araştırma sonucu: Kitap/Rapor/Konferans Bildirisinde BölümKonferans katkısıbilirkişi

6 Atıf (Scopus)

Özet

High-performance multiprocessor systems built around out-of-order processors with aggressive branch predictors execute many memory references that turn out to be on a mispredicted branch path. Previous work that focused on uniprocessors showed that these wrong-path memory references may pollute the caches by bringing in data that are not needed on the correct execution path and by evicting useful data or instructions. Additionally, they may also increase the amount of cache and memory traffic. On the positive side, however, they may have a prefetching effect for memory references on the correct path. While computer architects have thoroughly studied the impact of wrong-path effects in uniprocessor systems, there is no previous work on its effects in multiprocessor systems. In this paper, we explore the effects of wrong-path memory references on the memory system behavior of shared-memory multiprocessor (SMP) systems for both broadcast and directory-based cache coherence. Our results show that these wrong-path memory references can increase the amount of cache-to-cache transfers by 32%, invalidations by 8% and 20% for broadcast and directory-based SMPs, respectively, and the number of writebacks by up to 67% for both systems. In addition to the extra coherence traffic, wrong-path memory references also increase the number of cache line state transitions by 21% and 32% for broadcast and directory-based SMPs, respectively. In order to reduce the performance impact of these wrong-path memory references, we introduce two simple mechanisms -filtering wrong-path blocks that are not likely-to-be-used and wrong-path aware cache replacement - that yield speedups of up to 37%.

Orijinal dilİngilizce
Ana bilgisayar yayını başlığı20th International Parallel and Distributed Processing Symposium, IPDPS 2006
YayınlayanIEEE Computer Society
ISBN (Basılı)1424400546, 9781424400546
DOI'lar
Yayın durumuYayınlandı - 2006
Harici olarak yayınlandıEvet
Etkinlik20th IEEE International Parallel and Distributed Processing Symposium, IPDPS 2006 - Rhodes Island, Greece
Süre: 25 Nis 200629 Nis 2006

Yayın serisi

Adı20th International Parallel and Distributed Processing Symposium, IPDPS 2006
Hacim2006

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???20th IEEE International Parallel and Distributed Processing Symposium, IPDPS 2006
Ülke/BölgeGreece
ŞehirRhodes Island
Periyot25/04/0629/04/06

Parmak izi

Quantifying and reducing the effects of wrong-path memory references in cache-coherent multiprocessor systems' araştırma başlıklarına git. Birlikte benzersiz bir parmak izi oluştururlar.

Alıntı Yap