Ana gezinime geç Aramaya geç Ana içeriğe geç

Modeling n/spl times/n bit multiplication blocks for DSP applications using VHDL

Araştırma sonucu: Kitap/Rapor/Konferans Bildirisinde BölümKonferans katkısıbilirkişi

Özet

In this paper we propose two models of multiplication blocks by using VHDL. The algorithms that are used for writing the models are suitable for high speed multiplication and have regular cellular array structures. We have simplified some equations given in the references and then have written the VHDL model accordingly. Thus, a circuit synthesized by using the models proposed in this paper will have less area and gate count on the longest path than those given in the literature. We propose explicit expressions for calculating area values and the gate count on the longest path of the circuits for both of multiplication blocks for any value of n for, 2/spl les/n/spl les/54. Also we propose a method to determine the types of gates on the longest path of the circuit.

Orijinal dilİngilizce
Ana bilgisayar yayını başlığıProceedings - 25th EUROMICRO Conference on Informatics
Ana bilgisayar yayını alt yazısıTheory and Practice for the New Millennium, EUROMICRO 1999
Sayfalar402-405
Sayfa sayısı4
DOI'lar
Yayın durumuYayınlandı - 1999
Etkinlik25th EUROMICRO Conference on Informatics: Theory and Practice for the New Millennium, EUROMICRO 1999 - Milan, Italy
Süre: 8 Eyl 199910 Eyl 1999

Yayın serisi

AdıConference Proceedings of the EUROMICRO
Hacim1
ISSN (Basılı)1089-6503

???event.eventtypes.event.conference???

???event.eventtypes.event.conference???25th EUROMICRO Conference on Informatics: Theory and Practice for the New Millennium, EUROMICRO 1999
Ülke/BölgeItaly
ŞehirMilan
Periyot8/09/9910/09/99

Parmak izi

Modeling n/spl times/n bit multiplication blocks for DSP applications using VHDL' araştırma başlıklarına git. Birlikte benzersiz bir parmak izi oluştururlar.

Alıntı Yap