Linearly weighted classifier circuit

Merih Yildiz*, Shahram Minaei, Serdar Özoǧuz

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

4 Citations (Scopus)

Abstract

In this paper a CMOS realization of a linearly weighted classifier circuit which is called classifier block is proposed. The proposed classifier block is composed of Linearly Weighted Circuits (LWC) and CMOS Core Circuits (CC). The proposed circuit can classify linearly non-separable data. The weights of the classifier circuit are achieved with LWC blocks. Using 0.35 um AMS technology parameters, SPICE simulation results for a LWC and classifier block are included to verify the expected results.

Original languageEnglish
Title of host publication2009 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA '09
DOIs
Publication statusPublished - 2009
Event2009 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA '09 - Toulouse, France
Duration: 28 Jun 20091 Jul 2009

Publication series

Name2009 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA '09

Conference

Conference2009 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference, NEWCAS-TAISA '09
Country/TerritoryFrance
CityToulouse
Period28/06/091/07/09

Keywords

  • Classifier, linearly non-separable, cmos

Fingerprint

Dive into the research topics of 'Linearly weighted classifier circuit'. Together they form a unique fingerprint.

Cite this